Digital signal processors constitute an important aspect of signal processing in many high performance applications and end-user devices. Keeping the power dissipation as low as possible in a reconfigurable architecture that enables dynamic reconfiguration of hardware modules is quite a challenging task. This paper examines one approach towards low-power programmable DSPs that seeks to solve this problem by matching the model of computation of a given task with a well defined architectural granularity without adverse consequences on performance.
Video Rating: 0 / 5

2 replies

Leave a Reply

Want to join the discussion?
Feel free to contribute!

Leave a Reply

Your email address will not be published. Required fields are marked *

This site uses Akismet to reduce spam. Learn how your comment data is processed.